| (19)                                    | Ø                                                                                                | Europäisches Patentamt<br>European Patent Office<br>Office européen des brevets        | (1)          | Publication number: 0 656 542 A2                                                                                                                                                      |
|-----------------------------------------|--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (12)                                    |                                                                                                  | EUROPEAN PATE                                                                          | NT           | APPLICATION                                                                                                                                                                           |
| 21<br>22                                | Application r<br>Date of filing                                                                  | number: <b>94305828.9</b><br>:: <b>05.08.94</b>                                        | 51           | Int. Cl. <sup>6</sup> : <b>G01R 27/02</b> , H03H 11/46,<br>G01R 35/00                                                                                                                 |
| (B) | Priority: <b>02.1</b><br>Date of publ<br><b>07.06.95 Bu</b><br>Designated 0<br><b>DE FR GB N</b> | 2.93 US 160992<br>ication of application:<br>Iletin 95/23<br>Contracting States:<br>IL | (71)<br>(72) | Applicant: FLUKE CORPORATION<br>P.O. Box 9090<br>Everett,<br>Washington 98206-9090 (US)<br>Inventor: Nordeng, Arnold E.<br>5020 95th St. S.W.,<br>Apt. 26F<br>Mukilteo, WA 98275 (US) |
|                                         |                                                                                                  |                                                                                        | 74           | Representative: Burke, Steven David et al<br>R.G.C. Jenkins & Co.<br>26 Caxton Street<br>London SW1H 0RJ (GB)                                                                         |

## **⊡** Impedance synthesizer.

(b) An impedance synthesizer includes an amplifier with selectable gain and a reference capacitor, resistor, or inductor for providing a plurality of synthesized impedance values. The voltage gain of the amplifier is controlled by a programmable multiplying digital-to-analog converter which allows the selection of a myriad of desired synthesized impedances with high precision and accuracy.

EP 0 656 542 A2

5

10

15

20

25

30

35

40

45

50

55

#### Background of the Invention

This invention relates generally to the simulation of impedance using active circuits and in particular to an impedance synthesizer capable of synthesizing a wide range of precise resistance, capacitance, and inductance values.

1

Calibrating electronic test and measurement equipment is commonly done by measuring a wide range of known impedance values with the equipment to be calibrated and adjusting the circuits in such equipment to precisely match the measured values. The known impedance values are provided by a variety of discrete reference components with known resistance, capacitance, and inductance values that are used as reference standards. Impedance is related to resistance, inductance, and capacitance as a function of frequency in the well known and accepted manner. During a calibration sequence, each reference component is individually measured by the instrument under calibration and the measured value is compared with the known value. Different instruments require different reference components. The result is a calibration method that is cumbersome because each discrete component must be handled separately, relatively inflexible because the number of component values on hand is limited and may not meet the needs of different calibration tasks, and expensive since reference components must be separately characterized and maintained.

# Summary of the Invention

In accordance with the present invention, an impedance synthesizer provides a plurality of synthesized impedance values, thereby eliminating the need to utilize a myriad of separate or discrete components. An operational amplifier voltage gain is set precisely with a multiplying digital-to-analog converter (DAC). The multiplying DAC is digitally programmable via a parallel data bus which can be connected to a microprocessor or digital controller. The amplifier is configurable either for shunt mode or series mode depending on the type of impedance to be synthesized. A single reference capacitor, resistor, or inductor, selected by means of switches which also select the amplifier configuration, serves as the basis for synthesizing multiple component values based on the programmed gain setting of the operational amplifier.

One feature of the invention is to provide synthesized impedance values across a pair of reference terminals.

Another feature of the invention is the ability to synthesize multiple values of resistances, capacitances, and inductances over a wide range of values based on a single reference resistor, capacitor, or inductor and a small number of additional components.

Another feature of the invention is the ability to program new resistance, capacitance, and inductance values simply by storing a new digital control word corresponding to a desired component value in a multiplying DAC.

Another feature of the invention is the ability to program resistance, capacitance, and inductance values with high precision and accuracy, taking advantage of the precision of a multiplying DAC and the accuracy of a reference component.

Other features, attainments, and advantages will become apparent to those skilled in the art upon a reading of the following description when taken in conjunction with the accompanying drawing.

### Brief Description of the Drawings

The single FIGURE is a schematic diagram of an impedance synthesizer in accordance with the present invention.

## Detailed Description of the Invention

Referring to the FIGURE, there is shown the basic elements of a proposed commercial embodiment of the present invention. A synthesized impedance is formed across reference terminals 10 and 12 and provided to a device to be calibrated. A ganged single pole double throw switch 14 selects a capacitance-synthesizing mode in its lower position as shown and a resistance- or inductancesynthesizing mode in its upper position. Switch 14a selects reference terminal 10 and the high impedance non inverting input of the operational amplifier 16 between a reference capacitor 20 in capacitance-synthesizing mode and a switch 18 which further selects either a resistance- or inductancesynthesizing mode. Switch 18 selects between a reference resistor 22 and a reference inductor 24 which are both connected at one end to ground. Operational amplifier 16 is applied in a conventional non inverting amplifier configuration with gain G set by the series combination of a pair of resistors 26 and 28 which form a voltage divider of the output voltage which in turn is fed back to an inverting input of operational amplifier 16. An output from operational amplifier 16 is coupled to a multiplying digital-to-analog converter (DAC) 30 which in turn forms the gain setting element of an operational amplifier 32. The combination of multiplying DAC 30 and operational amplifier 32 form an inverting amplifier with a precisely set gain of D. The output of operational amplifier 32 is coupled to reference capacitor 20 and to the feedback connection of multiplying DAC 30 which contains a

5

10

15

20

25

30

35

40

45

50

55

resistance network which acts as a precision programmable voltage divider connected to the inverting input of operational amplifier 32 in a conventional inverting amplifier configuration. A digital control word received on parallel data bus 34, which can be provided by a microprocessor or digital controller, is used to program the multiplying DAC 30. Switch 14b selects reference terminal 12 between ground in the capacitance-synthesizing mode and the output of operational amplifier 32 in the resistance- or inductance-synthesizing mode.

In the capacitance-synthesizing mode, the circuit resembles an amplifier formed from the series combination of operational amplifier 16, multiplying DAC 30, and operational amplifier 32 with an overall gain of G\*D with reference capacitor 20 (Cref) connected between the input and the output of the amplifier. With the amplifier configured for series mode, the effective capacitance between reference terminals 10 and 12 is Cin where Cin = Cref \* (1 + G\*D).

In the inductance-synthesizing mode, the circuit again resembles an amplifier with an overall gain of G\*D but with reference inductor 24 (Lref) connected between the input of the amplifier and ground and output of the amplifier is coupled to reference terminal 12. With the amplifier configured for shunt mode, the effective inductance between reference terminals 10 and 12 is Lin where Lin = Lref \* (1 + G\*D).

In the resistance-synthesizing mode, the circuit again resembles an amplifier with an overall gain of  $G^*D$  but with reference resistor 22 (Rref) connected between the input of the amplifier and ground. With the amplifier configured for shunt mode, the effective resistance between reference terminals 10 and 12 is Rin where Rin = Rref \* (1 + G^D).

It will be obvious to those having ordinary skill in the art that many changes may be made in the details of the above described preferred embodiments of the invention without departing from the spirit of the invention in its broader aspects. For example, a precision resistor network could be implemented in place of the multiplying DAC to select the amplifier gain with attendant reduction in versatility. Furthermore, a different type of multiplying DAC can be substituted that combines multiplying DAC 30 and operational amplifier 32 as a single component. Therefore, the scope of the present invention should be determined by the following claims.

## Claims

1. An impedance synthesizer, comprising: reference means for providing a predetermined impedance value;

amplifier means having a plurality of selec-

table gain factors coupled to said reference means for providing a plurality of synthesized impedance values; and

means for selecting one of said plurality of synthesized impedance values for presentation to a device to be calibrated.

- 2. An impedance synthesizer in accordance with claim 1 wherein said amplifier means is configurable in one of a series mode sense and a parallel mode sense.
- 3. An impedance synthesizer in accordance with claim 1 wherein said amplifier means comprises an operational amplifier having a gain factor controlled by a multiplying digital-to-analog converter.
- **4.** An impedance synthesizer in accordance with claim 1 wherein said multiplying digital-to-analog converter is programmable.
- 5. An impedance synthesizer in accordance with claim 1 wherein said reference means comprises one of a resistor element, a capacitor element, and an inductor element.
- 6. An impedance synthesizer, comprising: a pair of reference terminals;

a reference element having a predetermined impedance value coupled to at least one of said pair of reference terminals;

an amplifier being configurable with said reference element to provide a plurality of selectable synthesized impedance values in accordance with a plurality of selectable gain factors and said predetermined impedance value;

wherein a selected one of said synthesized impedance values is provided across said pair of reference terminals.

- 7. An impedance synthesizer in accordance with claim 6 further comprising said amplifier configured in series mode wherein said reference element is coupled to an input and an output of said amplifier, and at least one of said pair of reference terminals is coupled to ground.
- 8. An impedance synthesizer in accordance with claim 6 wherein said amplifier is configured in shunt mode wherein said reference element is coupled to an input of said amplifier and to ground and an output of said amplifier is coupled to at least one of said pair of reference terminals.

5

10

20

30

35

40

- 9. An impedance synthesizer in accordance with claim 6 wherein said amplifier comprises an operational amplifier having voltage gain controlled by a multiplying digital-to-analog converter.
- **10.** An impedance synthesizer in accordance with claim 6 wherein said multiplying digital-to-analog converter is programmable.
- **11.** A programmable impedance synthesizer, comprising:

a pair of reference terminals;

a reference element having a predetermined impedance value coupled to at least 15 one of said pair of reference terminals;

an amplifier comprising a programmable multiplying digital to analog converter, wherein said amplifier is configurable with said reference element to provide a plurality of selectable synthesized impedances in accordance with a plurality of selectable gain factors and said predetermined impedance values;

wherein a selected one of said synthesized impedance values is provided across said pair 25 of reference terminals.

- **12.** A measurement instrument having an impedance synthesizer as claimed in any preceding claim, the instrument being switchable into a calibration mode in which a synthesized impedance produced by a synthesizer is presented as an input to the measurement circuit of the instrument.
- **13.** A method of calibrating a measurement instrument using an impedance synthesizer as claimed in any one of claims 1 to 11, the method comprising applying a synthesized impedance as an input to the measurement circuit of the instrument and adjusting the instrument until it produces a reading corresponding to the synthesized impedance.

45

50

55

